# CSCI 355 Digital Logic and Computer Organization Laboratory Manual

Dr. Peter Walsh

Department of Computing Science Vancouver Island University Nanaimo, B.C., V9R 5S5, Canada

Version 0.85 Fall 2020

## Experiment 7

Design and implement a synchronous digital system (with an active low asynchronous clear) to detect the non-resetting binary input sequence 1100 or 1000. Use the state table given below as the starting point for your design/implementation.

Design your circuit as a Mealy machine using T flip flops (to be constructed using JK flip flops with asynchronous preset and clear).

| Present State | Next State |       | Output (Z_BAR) |     | Encoding      |
|---------------|------------|-------|----------------|-----|---------------|
|               | X=0        | X=1   | X=0            | X=1 | $Q_A Q_B Q_C$ |
| $S_0$         | $S_0$      | $S_1$ | 1              | 1   | 001           |
| $S_1$         | $S_4$      | $S_2$ | 1              | 1   | 101           |
| $S_2$         | $S_3$      | $S_2$ | 1              | 1   | 111           |
| $S_3$         | $S_5$      | $S_1$ | 0              | 1   | 010           |
| $S_4$         | $S_5$      | $S_1$ | 1              | 1   | 011           |
| $S_5$         | $S_0$      | $S_1$ | 0              | 1   | 000           |

Task (T1): Design/develop the sequence detector's combinational parts.

**Deliverable (D1):** Next state K-maps, T FF input K-maps and the output K-map. Minimized equations for T FF inputs and for the output. Annotated logic schematic for the sequential circuit (both combinational parts and memory).

**Task (T2):** Develop a structural Verilog model of the sequential machine using the Verilog models for the TTL ICs SN7476, SN7486 and SN7432. You are allowed two instances of SN7476 and, one instance of each of the other two ICs.

Deliverable (D2): Electronic submission of source code (make submit).

Task (T3): Map your Verilog model to a TTL-based physical design for the sequential system.Deliverable (D3): IC logic schematic.

Task (T4): Specify IC interconnections.

**Deliverable (D4):** One completed pin-out sheet (at least) for each IC employed in your physical design.

**Task (T5):** In the laboratory, wire-up your physical design, verify its behaviour and sign-off on the design/implementation.

**Deliverable (D5):** A physical realization of the sequential system that behaves to specification. Details of the circuit-verification process. Student signature indicating that the circuit behaves as specified.

Task (T6): Document any relevant results, explanations or comments.

**Deliverable (D6):** A section in your report entitled Results/Explanations/Comments in which you have detailed any relevant results, explanations or comments.

# NOTES

#### **Experiment 8**

Design and implement a 2-bit counter that counts in the cyclic Grey codes

$$00_2 \ 01_2 \ 11_2 \ 10_2 \ 00_2 \ 01_2 \ ..$$

The counter accepts two synchronous control signals to set and clear the count as follows:

| SET | CLR | Action                                                               |  |  |
|-----|-----|----------------------------------------------------------------------|--|--|
| 0   | 0   | Count up (advance from current code word to its successor code word) |  |  |
| 0   | 1   | Clear count to 00                                                    |  |  |
| 1   | 0   | Set count 11                                                         |  |  |
| 1   | 1   | Illegal input                                                        |  |  |

Design your synchronous circuit as a Moore machine using JK flip flops with asynchronous preset and clear. Each state is assigned a Grey code word and the initial state is 00.

Task (T1): Develop the machine's sate diagram and state table.

**Deliverable (D1):** State diagram and state table with state assignment.

Task (T2): Design/develop the counter's combinational parts.

**Deliverable (D2):** Next state K-maps, JK FF input K-maps and the output K-maps. Minimized equations for JK FF inputs and for the outputs. Annotated logic schematic for the sequential circuit (both combinational parts and memory).

**Task (T3):** Develop a structural Verilog model of the sequential machine using the Verilog models for the TTL ICs SN7476, SN7408 SN7432 and SN7404. You are allowed one instance of each IC.

Deliverable (D3): Electronic submission of source code (make submit).

Task (T4): Map your Verilog model to a TTL-based physical design for the sequential system.

Deliverable (D4): IC logic schematic.

Task (T5): Specify IC interconnections.

**Deliverable (D5):** One completed pin-out sheet (at least) for each IC employed in your physical design.

**Task (T6):** In the laboratory, wire-up your physical design, verify its behaviour and sign-off on the design/implementation.

**Deliverable (D6):** A physical realization of the sequential system that behaves to specification. Details of the circuit-verification process. Student signature indicating that the circuit behaves as specified.

Task (T7): Document any relevant results, explanations or comments.

**Deliverable (D7):** A section in your report entitled Results/Explanations/Comments in which you have detailed any relevant results, explanations or comments.

## NOTES